Update for 03-11-21 15:00
This commit is contained in:
parent
6c45026629
commit
5865a60940
@ -102,10 +102,13 @@ The flag is set automatically, and cleared once the interrupt has concluded.
|
|||||||
The flag can be cleared by writing to it manually. Bit0 controlls INT0 and Bit
|
The flag can be cleared by writing to it manually. Bit0 controlls INT0 and Bit
|
||||||
1 controlls INT1.
|
1 controlls INT1.
|
||||||
|
|
||||||
|
Finally, for interrupts to be enabled at all, a one (1) must be written to the
|
||||||
|
Status Register (SREG 0x5F). Bit 7 is the global interrupt enable flag, and
|
||||||
|
must have a one (1) written to it in order for interrupts to occour, regardless
|
||||||
|
of the state of the EIMSK register.
|
||||||
|
|
||||||
=== Clock ===
|
=== Clock ===
|
||||||
|
|
||||||
The ATMega328P has 3 timers, two 8bit timers and one 16bit timer. These timers
|
The ATMega328P has 3 timers, two 8bit timers and one 16bit timer. These timers
|
||||||
can be used for PWM for motors and the like.
|
can be used for PWM for motors and the like.
|
||||||
|
|
||||||
[[embedded]]
|
|
||||||
|
Loading…
Reference in New Issue
Block a user